## 256K x 1 Bit CMOS Dynamic RAM with Fast Page Mode #### **FEATURES** #### • Performance range: | | trac | tcac | trc | | | |-------------|-------|------|-------|--|--| | KM41C256- 7 | 70ns | 20ns | 130ns | | | | KM41C256- 8 | 80ns | 20ns | 150ns | | | | KM41C256-10 | 100ns | 25ns | 180ns | | | - · Fast Page Mode capability - CAS before RAS Refresh capability - RAS-only and Hidden Refresh capability - TTL compatible inputs and output - Common I/O using Early Write - Single +5V ± 10% power supply - 256 cycles/4ms refresh - JEDEC standard pinout - Available in Plastic DIP, PLCC or ZIP ## **GENERAL DESCRIPTION** The Samsung KM41C256 is a CMOS high speed 262,144 bit × 1 Dynamic Random Access Memory. Its design is optimized for high performance applications such as mainframes and mini computers, graphics and high performance microprocessor systems. The KM41C256 features Fast Page Mode operation which allows high speed random access of memory cells within the same row. CAS-before-RAS refresh capability provides on-chip auto refresh as an alternative to RAS-only refresh. All inputs and output are fully TTL compatible. The KM41C256 is fabricated using Samsung's advanced CMOS process. #### FUNCTIONAL BLOCK DIAGRAM #### PIN CONFIGURATION (Top Views) | Pin Name | Pin Function | |--------------------------------|-----------------------| | A <sub>0</sub> -A <sub>8</sub> | Address Inputs | | D | Data In | | Q | Data Out | | W | Read/Write Input | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | V <sub>cc</sub> | Power ( + 5V) | | V <sub>ss</sub> | Ground | | N.C. | No Connection | ## **ABSOLUTE MAXIMUM RATINGS\*** | Item | Symbol | Rating | Units | |---------------------------------------------------------------|------------------|---------------|-------| | Voltage on Any Pin Relative to Vss | VIN, VOUT | -1 to +7.0 | V | | Voltage on V <sub>CC</sub> Supply Relative to V <sub>ss</sub> | V <sub>cc</sub> | -1 to +7.0 | · v | | Storage Temperature | T <sub>stg</sub> | - 55 to + 150 | °C | | Power Dissipation | P <sub>D</sub> | 600 | mW | | Short Circuit Output Current | los | 50 | mA | <sup>\*</sup>Note: Permanent device damage may occur of "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **RECOMMENDED OPERATING CONDITIONS** (Voltage reference to $V_{SS}$ , $T_A=0$ to $70^{\circ}$ C) | Item | Symbol | Min | Тур | Max | Unit | |--------------------|-----------------|-------|----------------------|-----|------| | Supply Voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | Ground | V <sub>ss</sub> | 0 | 0 | 0 | v | | Input High Voltage | V <sub>IH</sub> | 2.4 | - V <sub>cc</sub> +1 | | v | | Input Low Voltage | VIL | - 1.0 | <del>-</del> | 0.8 | V | ### DC AND OPERATING CHARACTERISTICS (Recommended operating conditions unless otherwise noted) | Parameter | | Symbol | Min | Max | Units | |-------------------------------------------------------------------------------------|-------------|--------|----------|---------------------------------------|-------| | 0 | KM41C256- 7 | - | _ | 65 | mA | | Operating Current* | KM41C256- 8 | Icc1 | _ | 55 | mA | | (RAS, CAS, Address Cycling @ t <sub>RC</sub> =min) | KM41C256-10 | | - | 45 | mA | | Standby Current<br>(RAS=CAS=V <sub>IH</sub> ) | | lcc2 | _ | 2 | mA | | 576.0 + 5 / + 0 - + 1 | KM41C256- 7 | | _ | 65 | mA | | AS-Only Refresh Current* CAS=V <sub>IH</sub> , RAS Cycling @ t <sub>RC</sub> =min.) | KM41C256- 8 | Іссз | _ | 55 | mA | | (CAS=VIH, HAS Cycling @ TRC=min.) | KM41C256-10 | | _ | 45 | mA. | | 5 - 1 D 11 - 1 - 0 11 | KM41C256- 7 | | _ | 40 | mA | | Fast Page Mode Current* | KM41C256- 8 | Icc4 | _ | 35 | mA | | (RAS=V <sub>IL</sub> , CAS Cycling @ t <sub>PC</sub> =min.) | KM41C256-10 | | | 65<br>55<br>45<br>2<br>65<br>55<br>45 | mA | | Standby Current<br>(RAS=CAS=V <sub>CC</sub> -0.2V) | | lcc5 | | 1 | mA | | 510 p. / 510 p. / 6 | KM41C256- 7 | | _ | 65 | mA | | CAS-Before-RAS Refresh Current* | KM41C256- 8 | Icce | <u> </u> | 55 | mA | | (RAS, CAS Cycling @ t <sub>RC</sub> =min.) | KM41C256-10 | | _ | 45 | mA. | # DC AND OPERATING CHARACTERISTICS (Continued) | Parameter | Symbol | Min | Max | Units | |------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------------| | Input Leakage Current<br>(Any input 0V≤V <sub>IN</sub> ≤6.5V,<br>all other pins not under test = 0 volts.) | I <sub>IL</sub> | - 10 | 10 | μΑ | | Output Leakage Current (Data out is disabled, 0≤V <sub>OUT</sub> ≤5.5V) | lou | - 10 | 10 | μА | | Output High Voltage Level (I <sub>OH</sub> = -5mA) | V <sub>OH</sub> | 2.4 | _ | v | | Output Low Voltage Level (I <sub>OL</sub> = 4.2mA) | VoL | _ | 0.4 | . <b>v</b> | <sup>\*</sup> NOTE: I<sub>CC1</sub>, I<sub>CC3</sub>, I<sub>CC4</sub> and I<sub>CC6</sub> are dependent on output loading and cycle rates. Specified values are obtained with the output open. I<sub>CC</sub> is specified as average current. ### CAPACITANCE (TA = 25°C) | Item | Symbol | Min | Max | Unit | |-----------------------------------------------------|------------------|-----|-----|------| | Input Capacitance (D) | C <sub>IN1</sub> | _ | 5 | pF | | Input Capacitance (A <sub>0</sub> -A <sub>8</sub> ) | C <sub>IN2</sub> | | 6 | pF | | Input Capacitance (RAS, CAS, W) | C <sub>IN3</sub> | _ | 7 | pF | | Output Capacitance (Q) | Соит | _ | 7 | pF | # AC CHARACTERISTICS (0°C<T<sub>A</sub><70°C, V<sub>CC</sub>=5.0V±10%, See notes 1,2) | Standard Operation | Symbol | KM4 | 1C256-7 | KM41C256-8 | | KM41C256-10 | | Units | Makes | |---------------------------------|-----------------|-----|---------|------------|--------|-------------|--------|-------|--------| | Standard Operation | Symbol | Min | Max | Min | Max | Min | Max | Units | Notes | | Random read or write cycle time | t <sub>RC</sub> | 130 | - | 150 | | 180 | | ns | | | Read-modify-write cycle time | trwc | 155 | | 175 | | 210 | | ns | | | Access time from RAS | trac | | 70 | | 80 | | 100 | ns | 3,4,11 | | Access time from CAS | tCAC | | 20 | | 20 | | 25 | ns | 3,4,5 | | Access time from column address | taa | | 35 | | 40 | | 50 | ns | 3,10 | | CAS to output in Low-Z | tcız | 0 | | 0 | | 0 | | ns | 3 | | Output buffer turn-off delay | toff | 0 | 25 | 0 | 25 | 0 | 25 | ns | 7 | | Transition time (rise and fall) | tτ | 3 | 50 | 3 | 50 | 3 | 50 | ns | 2 | | RAS precharge time | tee | 50 | | 60 | | 70 | | ns | | | RAS pulse width | tras | 70 | 10,000 | 80 | 10,000 | 100 | 10,000 | ns | | | RAS hold time | tash | 20 | | 20 | 1 | 25 | ,,,,, | ns | | | CAS hold time | tсsн | 70 | | 80 | | 100 | | ns | | # AC CHARACTERISTICS (Continued) | Standard Operation | Symbol | KM4 | 1C256-7 | KM4 | 11C256-8 | KM4 | 1C256-10 | Units | Notes | |--------------------------------------------|-----------------|-----|---------|-----|----------|-----|----------|--------|-------| | Standard Operation | Symbol | Min | Max | Min | Max | Min | Max | Oillea | HUIGS | | CAS pulse width | tcas | 20 | 10,000 | 20 | 10,000 | 25 | 10,000 | ns | | | RAS to CAS delay time | tRCD | 20 | 50 | 25 | 60 | 25 | 75 | ns | 4 | | RAS to column address delay time | tRAD | 15 | 35 | 20 | 40 | 20 | 50 | ns | 11 | | CAS to RAS precharge time | tore | 5 | | 5 | | 5 | | ns | | | Row address set-up time | tasa | 0 | , | 0 | | О | | ns | | | Row address hold time | tran | 10 | | 15 | | 15 | | ns | | | Column address set-up time | tasc | 0 | | 0 | | 0 | | ns | | | Column address hold time | tcan | 15 | | 20 | | 20 | | ns | | | Column address hold time referenced to RAS | tan | 55 | | 65 | | 75 | | ns | 6 | | Column address to RAS lead time | tral | 35 | | 40 | | 50 | | ns | | | Read command set-up time | trcs | 0 | | 0 | | 0 | | ns | | | Read command hold time referenced to CAS | trch | 0 | | 0 | | 0 | | ns | 9 | | Read command hold time referenced to RAS | tern | 0 | | 0 | | 0 | | ns | 9 | | Write command hold time | twch | 15 | | 15 | | 20 | | ns | | | Write command hold time referenced to RAS | twcn | 55 | | 60 | | 75 | | ns | 6 | | Write command pulse width | twp | 15 | | 15 | | 20 | | ns | | | Write command to RAS lead time | trwL | 20 | | 20 | | 25 | | ns | | | Write command to CAS lead time | tcwL | 20 | , | 20 | | 25 | | ns | | | Data-in set-up time | tos | 0 | | 0 | - | 0 | | ns | 10 | | Data-in hold time | t <sub>DH</sub> | 15 | | 15 | | 20 | , | ns | 10 | | Data-in hold time referenced to RAS | toha | 55 | | 60 | | 75 | | ns | 6 | | Refresh period (256 cycles) | tref | | 4 | | 4 | | 4 | ms | | | Write command set-up time | twcs | 0 | | 0 | | 0 | | ns | 8 | | CAS to W delay time | tcwp | 20 | | 20 | | 25 | | ns | 8 | | RAS to W delay time | trwp | 70 | | 80 | | 100 | | ns | 8 | | Column address to W delay time | tawo | 35 | | 40 | | 50 | | ns | 8 | | CAS set-up time (CAS-before-RAS refresh) | tcsa | 10 | | 10 | | 10 | | ns | | | CAS hold time (CAS-before-RAS refresh) | tchr | 20 | | 25 | 1 | 30 | | ns | | | RAS precharge to CAS hold time | trec | 10 | | 10 | | 10 | | ns | | | Refresh counter test CAS precharge | <b>t</b> CPT | 35 | | 40 | | 50 | | ns | | | Fast Page mode cycle time | tPC | 45 | | 50 | | 60 | | ns | | | CAS precharge time (Fast page mode) | <b>t</b> CP | 10 | | 10 | | 10 | | ns | | | Access time from CAS precharge | tcpa | | 45 | | 45 | | 55 | ns | 3 | | Fast page mode read-modify-write | tprwc | 70 | | 75 | | 90 | | ns | | | RAS pulse width (Fast page mode) | trasp | 70 | 100,000 | 80 | 100,000 | 100 | 100,000 | ns | | #### NOTES - 2. V<sub>IH</sub>(min) and V<sub>IL</sub>(max) are reference levels for measuring timing of input signals. Transition times are measured between V<sub>IH</sub>(min) and V<sub>IL</sub>(max) and are assumed to be 5ns for all inputs. - 3. Measured with a load equivalent to 2 TTL loads and 100pF. - 4. Operation within the t<sub>RCD</sub>(max) limit insures the t<sub>RAC</sub>(max) can be met. t<sub>RCD</sub>(max) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max) limit, then access time is controlled exclusively by t<sub>CAC</sub>. - Assumes that t<sub>RCD</sub> ≥ t<sub>RCD</sub>(max). - 6. tAR, tWCR, tDHR are referenced to tRAD(max). - This parameter defines the time at which the output achieves the open circuit condition and is not referenced to V<sub>OH</sub> or V<sub>OL</sub>. - 8. t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub> and t<sub>AWD</sub> are non restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub>≥t<sub>WCS</sub>(min) the cycle is an early write cycle and the data out pin will remain high impedance for the duration of the cycle. If t<sub>CWD</sub>≥t<sub>CWD</sub>(min) and t<sub>RWD</sub><t<sub>RWD</sub>(min) and A<sub>WD</sub>≥t<sub>AWD</sub>(min), then the cycle is a read-write cycle and the data out will contain the data read from the selected address. If neither of the above conditions are satisfied, the condition of the data out is indeterminate. - 9. Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycle. - These parameters are referenced to the CAS leading edge in early write cycles and to the W leading edge in read-write cycles. - 11. Operation within the t<sub>RAD</sub>(max) limit insures that t<sub>RAD</sub>(max) can be met. t<sub>RAD</sub>(max) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub>(max) limit, then access time is controlled by t<sub>AA</sub>. #### TIMING DIAGRAMS #### **READ CYCLE** ### WRITE CYCLE (EARLY WRITE) #### READ-WRITE/READ-MODIFY-WRITE CYCLE #### **FAST PAGE MODE READ CYCLE** # FAST PAGE MODE WRITE CYCLE (EARLY WRITE) ### **FAST PAGE MODE READ-WRITE CYCLE** #### RAS-ONLY REFRESH CYCLE Note: $\widetilde{CAS} = V_{IH}$ , $\overline{W}$ ,D, $A_8 = Don't Care$ #### HIDDEN REFRESH CYCLE ### CAS-BEFORE-RAS REFRESH CYCLE NOTE: Address, W, D = Don't Care ### CAS-BEFORE-RAS REFRESH COUNTER TEST CYCLE ### **DEVICE OPERATION** #### **Device Operation** The KM41C256 contains 262,144 memory locations. Eighteen address bits are required to address a particular memory array. Since the KM41C256 has only 9 address Input pins, time multiplexed addressing is used to input 9 row and 9 column addresses. The multiplexing is controlled by the timing relationship between the row address strobe (RAS), the column address strobe (CAS) and the valid row and column address inputs. Operation of the KM41C256 begins by strobing in a valid row address with RAS while CAS remains high. Then the address on the 9 address input pins is changed from a row address to a column address and is strobed in by CAS. This is the beginning of any KM41C256 cycle in which a memory location is accessed. The specific type of cycle is determined by the state of the write enable pin and various timing relationships. The cycle is terminated when both RAS and CAS have returned to the high state. Another cycle can be initiated after RAS remains high long enough to satisfy the RAS precharge time (t<sub>RP</sub>) requirement. #### RAS and CAS Timing The minimum $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ pulse widths are specified by $t_{\text{RAS}}(\text{min})$ and $t_{\text{CAS}}(\text{min})$ respectively. These minimum pulse widths must be satisfied for proper device operation and data integrity. Once a cycle is initiated by bringing $\overline{\text{RAS}}$ low, it must not be aborted prior to satisfying the minimum $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ pulse widths. In addition, a new cycle must not begin until the minimum $\overline{\text{RAS}}$ precharge time, $t_{\text{RP}}$ , has been satisfied. Once a cycle begins, internal clocks and other circuits within the KM41C256 begin a complex sequence of events. If the sequence is broken by violating minimum timing requirements, loss of data integrity can occur. #### Read A read cycle is achieved by maintaining the write enable input (W) high during a $\overline{\text{RAS}/\text{CAS}}$ cycle. If $\overline{\text{CAS}}$ goes low before $t_{\text{RCD}}(\text{max})$ , the access time to valid data is specified by $t_{\text{RAC}}$ . If $\overline{\text{CAS}}$ goes low after $t_{\text{RCD}}(\text{max})$ , the access time is measured from $\overline{\text{CAS}}$ and is specified by $t_{\text{CAC}}$ . In order to achieve the minimum access time, $t_{\text{RAC}}(\text{min})$ , it is necessary to bring $\overline{\text{CAS}}$ low before $t_{\text{RCD}}(\text{max})$ . #### Write The KM41C256 can perform early write, late write and read-modify-write cycles. The difference between these cycles is in the state of data-out and is determined by the timing relationship between W and CAS. In any type of write cycle, Data-in must be valid at or before the falling edge of W or CAS, whichever is later. Early Write: An early write cycle is performed by bringing $\overline{W}$ low before $\overline{CAS}$ . The data at the data input pin(D) is written into the addressed memory cells. Throughout the early write cycle the outputs remain in the Hi-Z state. The cycle is good for common I/O applications because the data-in and data-out pins may be tied together without bus contention. Read-Modify-Write: In this cycle, valid data from the addressed cells appears at the outputs before and during the time that data is being written into the same cell locations. This cycle is achieved by bringing W low after CAS and meeting the data sheet read-modify-write cycle timing requirements. This cycle requires using a separate I/O to avoid bus contention. Late Write: If $\overline{W}$ is brought low after $\overline{CAS}$ , a late write cycle will occur. The late write cycle is very similar to the read-modify-write cycle except that the timing parameters $t_{CWD}$ and $t_{AWD}$ , are not necessarily met. The state of data-out is indeterminate since the output can be either Hi-Z or contain data depending on the timing conditions. This cycle requires a separate I/O to avoid bus contention. #### **Data Output** The KM41C256 has a three-state output buffers which are controlled by $\overline{\text{CAS}}$ . When either $\overline{\text{CAS}}$ is high (V<sub>IH</sub>) the output are in the high impedance (Hi-Z) state. In any cycle in which valid data appears at the output, the output goes into the low impedance state in a time specified by $t_{\text{CLZ}}$ after the falling edge of $\overline{\text{CAS}}$ . Invalid data may be present at the output during the time after $t_{\text{CLZ}}$ and before the valid data appears at the output. The timing parameters $t_{\text{CAC}}$ , $t_{\text{RAC}}$ and $t_{\text{AA}}$ specify when the valid data will be present at the output. The valid data remains at the output until $\overline{\text{CAS}}$ returns high. This is true even if a new $\overline{\text{RAS}}$ cycle occurs (as in hidden refresh). Each of the KM41C256 operating cycles is listed below after the corresponding output state produced by the cycle. Valid Output Data: Read, Read-Modify-Write, Hidden Refresh, Fast Page Mode Read, Fast Page Mode Read-Modify-Write. Hi-Z Output State: Early Write, RAS-only Refresh, Fast Page Mode Write, CAS-before-RAS Refresh, CAS-only cycle. #### Refresh The data in the KM41C256 is stored on a tiny capacitor within each memory cell. Due to leakage the data may leak off after a period of time. To maintain data integrity it is necessary to refresh each of the rows every 4 ms. There are several ways to accomplish this. RAS-Only Refresh: This is the most common method for performing refresh. It is performed by strobing in a row address with RAS while CAS remains high. This cycle must be repeated for each row. CAS-before-RAS Refresh: The KM41C256 has CASbefore-RAS on-chip refresh capability that eliminates the need for external refresh addresses. If CAS is held low for the specified set up time (t<sub>CSR</sub>) before RAS goes #### **DEVICE OPERATION (Continued)** low, the on-chip refresh circuitry is enabled. An internal refresh operation automatically occurs. The refresh address is supplied by the on-chip refresh address counter which is then internally incremented in preparation for the next CAS-before-RAS refresh cycle. Hidden Refresh: A hidden refresh cycle may be performed white maintaining the latest valid data at the output by extending the CAS active time and cycling RAS. The KM41C256 hidden refresh cycle is actually a CAS-before-RAS refresh cycle within an extended read cycle. The refresh row address is provided by the on-chip refresh address counter. Other Refresh Methods: It is also possible to refresh the KM41C256 by using read, write or read-modify-write cycles. Whenever a row is accessed, all the cells in that row are automatically refreshed. These are certain applications in which it might be advantageous to perform refresh in this manner but in general RAS-only or CAS-before-RAS refresh is the preferred method. #### **Fast Page Mode** The KM41C 256 has Fast Page mode capability. Fast Page mode memory cycles provide faster access and lower power dissipation than normal memory cycles. In Fast Page mode, it is possible to perform read, write or readmodify-write cycles. As long as the applicable timingg requirements are observed, it is possible to mix these cycles in any order. A Fast Page mode cycle begins with a normal cycle. Then, while RAS is kept low to maintain the row address, CAS is cycled to strobe in additional column addresses. This eliminates the time required to set up and strobe sequential row addresses for the same page. Up to 512 memory cells can be accessed with the same row address. # CAS-Before-RAS Refresh Counter Test Cycle A special timing sequence using the CAS-before-RAS counter test cycle provides a convenient method of verifying the functionality of the CAS-before-RAS refresh activated circuitry. After the CAS before RAS refresh operation, if CAS goes high and then low again while RAS is held low, the read and write operations are enabled. This is shown in the CAS-before FAS counter test cycle timing diagram. A memory cell can be addressed with 9 row address bits and 9 column address bits defined as follows: Row Address—Bits $A_0$ through $A_7$ are supplied by the on-chip refresh counter. The $A_8$ bit is set High internally. Column Address—Bits $A_0$ through $A_8$ are strobed-in by the falling edge of $\overline{CAS}$ as in a normal memory cycle. # Suggested CAS-Before-RAS Counter Test Procedure The CAS-before RAS refresh counter test cycle timing is used in each of the following steps: - Initialize the internal refresh counter by performing 8 CAS-before-RAS cycles. - Write a test pattern of "lows" int the memory cells at a single column address and 256 row addresses. (The row addresses are supplied by the on-chip refresh counter.) - 3. Using read-modify-write cycles, read the "lows" written during step 2 and write "highs" into the same memory locations. Perform this step 256 times so that highs are written into the 256 memory cells. - 4. Read the "highs" written during step 3. - 5. Complement the test pattern and repeat steps 2, 3 and 4. # PACKAGE DIMENSIONS 16-LEAD PLASTIC DUAL IN-LINE PACKAGE 0 760 (19 30) 0.770 (19.56) 0.247 (6.27) 0 0.015 (0.38) MIN 0.183 (4.65) MAX 0.115 (2.92) MIN 0.100 (2.54) 0.016 (0.41) 0.055 (1.40) TYP 0.065 (1.65) 0.024 (0.61) Units: Inches (millimeters) ### 18- LEAD PLASTIC CHIP CARRIER #### 9 # PACKAGE DIMENSIONS (Continued) ### 16-LEAD PLASTIC ZIG-ZAG IN-LINE PACKAGE Units: Inches (millimeters)