mirror of
				https://github.com/marqs85/ossc
				synced 2025-10-30 23:46:02 +03:00 
			
		
		
		
	
		
			
				
	
	
		
			166 lines
		
	
	
		
			6.5 KiB
		
	
	
	
		
			Verilog
		
	
	
	
	
	
			
		
		
	
	
			166 lines
		
	
	
		
			6.5 KiB
		
	
	
	
		
			Verilog
		
	
	
	
	
	
| // megafunction wizard: %ROM: 1-PORT%
 | |
| // GENERATION: STANDARD
 | |
| // VERSION: WM1.0
 | |
| // MODULE: altsyncram 
 | |
| 
 | |
| // ============================================================
 | |
| // File Name: char_rom.v
 | |
| // Megafunction Name(s):
 | |
| // 			altsyncram
 | |
| //
 | |
| // Simulation Library Files(s):
 | |
| // 			altera_mf
 | |
| // ============================================================
 | |
| // ************************************************************
 | |
| // THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
 | |
| //
 | |
| // 24.1std.0 Build 1077 03/04/2025 SC Lite Edition
 | |
| // ************************************************************
 | |
| 
 | |
| 
 | |
| //Copyright (C) 2025  Altera Corporation. All rights reserved.
 | |
| //Your use of Altera Corporation's design tools, logic functions 
 | |
| //and other software and tools, and any partner logic 
 | |
| //functions, and any output files from any of the foregoing 
 | |
| //(including device programming or simulation files), and any 
 | |
| //associated documentation or information are expressly subject 
 | |
| //to the terms and conditions of the Altera Program License 
 | |
| //Subscription Agreement, the Altera Quartus Prime License Agreement,
 | |
| //the Altera IP License Agreement, or other applicable license
 | |
| //agreement, including, without limitation, that your use is for
 | |
| //the sole purpose of programming logic devices manufactured by
 | |
| //Altera and sold by Altera or its authorized distributors.  Please
 | |
| //refer to the Altera Software License Subscription Agreements 
 | |
| //on the Quartus Prime software download page.
 | |
| 
 | |
| 
 | |
| // synopsys translate_off
 | |
| `timescale 1 ps / 1 ps
 | |
| // synopsys translate_on
 | |
| module char_rom (
 | |
| 	address,
 | |
| 	clock,
 | |
| 	q);
 | |
| 
 | |
| 	input	[7:0]  address;
 | |
| 	input	  clock;
 | |
| 	output	[63:0]  q;
 | |
| `ifndef ALTERA_RESERVED_QIS
 | |
| // synopsys translate_off
 | |
| `endif
 | |
| 	tri1	  clock;
 | |
| `ifndef ALTERA_RESERVED_QIS
 | |
| // synopsys translate_on
 | |
| `endif
 | |
| 
 | |
| 	wire [63:0] sub_wire0;
 | |
| 	wire [63:0] q = sub_wire0[63:0];
 | |
| 
 | |
| 	altsyncram	altsyncram_component (
 | |
| 				.address_a (address),
 | |
| 				.clock0 (clock),
 | |
| 				.q_a (sub_wire0),
 | |
| 				.aclr0 (1'b0),
 | |
| 				.aclr1 (1'b0),
 | |
| 				.address_b (1'b1),
 | |
| 				.addressstall_a (1'b0),
 | |
| 				.addressstall_b (1'b0),
 | |
| 				.byteena_a (1'b1),
 | |
| 				.byteena_b (1'b1),
 | |
| 				.clock1 (1'b1),
 | |
| 				.clocken0 (1'b1),
 | |
| 				.clocken1 (1'b1),
 | |
| 				.clocken2 (1'b1),
 | |
| 				.clocken3 (1'b1),
 | |
| 				.data_a ({64{1'b1}}),
 | |
| 				.data_b (1'b1),
 | |
| 				.eccstatus (),
 | |
| 				.q_b (),
 | |
| 				.rden_a (1'b1),
 | |
| 				.rden_b (1'b1),
 | |
| 				.wren_a (1'b0),
 | |
| 				.wren_b (1'b0));
 | |
| 	defparam
 | |
| 		altsyncram_component.address_aclr_a = "NONE",
 | |
| 		altsyncram_component.clock_enable_input_a = "BYPASS",
 | |
| 		altsyncram_component.clock_enable_output_a = "BYPASS",
 | |
| `ifdef NO_PLI
 | |
| 		altsyncram_component.init_file = "./ip/osd_generator/bin/char_rom.rif"
 | |
| `else
 | |
| 		altsyncram_component.init_file = "./ip/osd_generator/bin/char_rom.hex"
 | |
| `endif
 | |
| ,
 | |
| 		altsyncram_component.intended_device_family = "Cyclone IV E",
 | |
| 		altsyncram_component.lpm_hint = "ENABLE_RUNTIME_MOD=NO",
 | |
| 		altsyncram_component.lpm_type = "altsyncram",
 | |
| 		altsyncram_component.numwords_a = 256,
 | |
| 		altsyncram_component.operation_mode = "ROM",
 | |
| 		altsyncram_component.outdata_aclr_a = "NONE",
 | |
| 		altsyncram_component.outdata_reg_a = "CLOCK0",
 | |
| 		altsyncram_component.widthad_a = 8,
 | |
| 		altsyncram_component.width_a = 64,
 | |
| 		altsyncram_component.width_byteena_a = 1;
 | |
| 
 | |
| 
 | |
| endmodule
 | |
| 
 | |
| // ============================================================
 | |
| // CNX file retrieval info
 | |
| // ============================================================
 | |
| // Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: AclrAddr NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: AclrByte NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: AclrOutput NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: BYTE_ENABLE NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
 | |
| // Retrieval info: PRIVATE: BlankMemory NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: Clken NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
 | |
| // Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
 | |
| // Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
 | |
| // Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: MIFfilename STRING "./ip/osd_generator/bin/char_rom.hex"
 | |
| // Retrieval info: PRIVATE: NUMWORDS_A NUMERIC "256"
 | |
| // Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: RegAddr NUMERIC "1"
 | |
| // Retrieval info: PRIVATE: RegOutput NUMERIC "1"
 | |
| // Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
 | |
| // Retrieval info: PRIVATE: SingleClock NUMERIC "1"
 | |
| // Retrieval info: PRIVATE: UseDQRAM NUMERIC "0"
 | |
| // Retrieval info: PRIVATE: WidthAddr NUMERIC "8"
 | |
| // Retrieval info: PRIVATE: WidthData NUMERIC "64"
 | |
| // Retrieval info: PRIVATE: rden NUMERIC "0"
 | |
| // Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
 | |
| // Retrieval info: CONSTANT: ADDRESS_ACLR_A STRING "NONE"
 | |
| // Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "BYPASS"
 | |
| // Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_A STRING "BYPASS"
 | |
| // Retrieval info: CONSTANT: INIT_FILE STRING "./ip/osd_generator/bin/char_rom.hex"
 | |
| // Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
 | |
| // Retrieval info: CONSTANT: LPM_HINT STRING "ENABLE_RUNTIME_MOD=NO"
 | |
| // Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
 | |
| // Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "256"
 | |
| // Retrieval info: CONSTANT: OPERATION_MODE STRING "ROM"
 | |
| // Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE"
 | |
| // Retrieval info: CONSTANT: OUTDATA_REG_A STRING "CLOCK0"
 | |
| // Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "8"
 | |
| // Retrieval info: CONSTANT: WIDTH_A NUMERIC "64"
 | |
| // Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
 | |
| // Retrieval info: USED_PORT: address 0 0 8 0 INPUT NODEFVAL "address[7..0]"
 | |
| // Retrieval info: USED_PORT: clock 0 0 0 0 INPUT VCC "clock"
 | |
| // Retrieval info: USED_PORT: q 0 0 64 0 OUTPUT NODEFVAL "q[63..0]"
 | |
| // Retrieval info: CONNECT: @address_a 0 0 8 0 address 0 0 8 0
 | |
| // Retrieval info: CONNECT: @clock0 0 0 0 0 clock 0 0 0 0
 | |
| // Retrieval info: CONNECT: q 0 0 64 0 @q_a 0 0 64 0
 | |
| // Retrieval info: GEN_FILE: TYPE_NORMAL char_rom.v TRUE
 | |
| // Retrieval info: GEN_FILE: TYPE_NORMAL char_rom.inc FALSE
 | |
| // Retrieval info: GEN_FILE: TYPE_NORMAL char_rom.cmp FALSE
 | |
| // Retrieval info: GEN_FILE: TYPE_NORMAL char_rom.bsf FALSE
 | |
| // Retrieval info: GEN_FILE: TYPE_NORMAL char_rom_inst.v FALSE
 | |
| // Retrieval info: GEN_FILE: TYPE_NORMAL char_rom_bb.v FALSE
 | |
| // Retrieval info: LIB_FILE: altera_mf
 | 
